# LAB 9-10 - NANOPROCESSOR DESIGN COMPETITION

## **GROUP 89**

- K.S. RANASINGHE 210518H
- W.A.R.T FONSEKA 210170G

#### LAB TASK

- Design a 4-bit arithmetic unit that can add and subtract signed integers.
- Design k-way b-bit multiplexers as necessary.
- Develop an assembly code that would simulate the necessary process.
- Hard code the Assembly code into the Program ROM.
- Design an Instruction Decoder that decodes the instructions in the Program ROM.
- Connect the individual components that were designed earlier together to create a Nano processor.

#### ASSEMBLY PROGRAM

```
// move zero to register R7
MOVI
              R7, 0
MOVI
              R1, 3
                            // move three to register R1
                            // move negative one to register R2
MOVI
              R2, -1
ADD
              R7, R1
                            // add values in R7 and R1 and move new value to R7
                            // add values in R1 and R2 and move new value to R1
ADD
              R1, R2
                            // if value in R1 is equal to zero jump to instruction no. 7
JZR
              R1, 7
JZR
              RO, 3
                            // if value in R0 is equal to zero jump to instruction no. 3
END
```

### **VHDL CODES**

• 4-bit Add/Subtract unit

```
entity AdderSubtracter is
  Port ( A,B : in STD_LOGIC_VECTOR(3 downto 0);
      C_in, Ctrl : in STD_LOGIC;
     S: out STD_LOGIC_VECTOR(3 downto 0);
      C_out, Zero, Overflow : out STD_LOGIC);
end AdderSubtracter;
architecture Behavioral of AdderSubtracter is
  component FA
    port(
    A: in std_logic;
    B: in std logic;
    C_in : in std_logic;
    S: out std logic;
    C_out : out std_logic);
  end component;
  SIGNAL FA_C, FA_S, T: std_logic_vector(3 downto 0);
  SIGNAL N: std logic;
```

```
begin
  process(Ctrl, B)
    begin
       case Ctrl is
         when '1' => T <= NOT B;
         when '0' => T <= B;
         when others => T <= "UUUU";
       end case;
    end process;
  FA_0:FA
    PORT MAP(
      A => A(0),
      B => T(0),
      C in => Ctrl,
      S \Rightarrow FA_S(0),
       C_Out => FA_C(0));
  FA_1 :FA
    PORT MAP(
      A => A(1),
      B => T(1),
      C_{in} => FA_{C(0)}
      S \Rightarrow FA_S(1),
      C_Out => FA_C(1));
  FA_2 :FA
    PORT MAP(
      A => A(2),
      B => T(2),
      C_in => FA_C(1),
      S \Rightarrow FA_S(2),
      C_Out => FA_C(2));
  FA_3 :FA
    PORT MAP(
      A => A(3),
      B => T(3),
      C_{in} \Rightarrow FA_{C(2)}
      S => FA_S(3),
      C_Out => FA_C(3));
  S <= FA_S;
  C_out <= FA_C(3);</pre>
  N <= NOT (A(3) XOR B(3)) AND (NOT Ctrl) AND FA_C(3);
  Overflow \leq A(3) AND T(3);
```

```
process(FA_S)

begin

if FA_S = "0000" AND N = '0' then

Zero <= '1';

else

Zero <= '0';

end if;

end process;

end Behavioral;
```

```
entity AdderSubtracterSim is
-- Port ();
end AdderSubtracterSim;
architecture Behavioral of AdderSubtracterSim is
COMPONENT AdderSubtracter
  PORT( A,B: IN STD_LOGIC_VECTOR(3 downto 0);
     C_in, Ctrl : IN STD_LOGIC;
     S: OUT STD_LOGIC_VECTOR(3 downto 0);
     C out, Zero, Overflow: OUT STD LOGIC);
END COMPONENT;
SIGNAL A,B : std_logic_vector(3 downto 0);
SIGNAL C_in, Ctrl : std_logic;
SIGNAL S:std_logic_vector(3 downto 0);
SIGNAL C_out,Zero,Overflow : std_logic;
begin
UUT: AdderSubtracter PORT MAP(
  A \Rightarrow A,
  B \Rightarrow B,
  Ctrl => Ctrl,
  C_in => C_in,
  C_out => C_out,
  Zero => Zero,
  Overflow => Overflow,
  S => S
);
process
begin
  A <= "0000";
  B <= "0000";
```

```
C_in <= '0';
  Ctrl <= '0';
-- 0101 + 1011
  WAIT FOR 100 ns;
  A <= "0101";
  B <= "1011";
  Ctrl <= '1';
-- 0111 + 1111
  WAIT FOR 100 ns;
 A <= "0111";
  B <= "1111";
  Ctrl <= '0';
-- Index Number: 210518H => 11 0011 0110 0101 0110
-- Index Number: 210170G => 11 0011 0100 1111 1010
-- 0110 + 0101
 WAIT FOR 100 ns;
 A <= "0110";
  B <= "0101";
  Ctrl <= '0';
-- 0110 - 0011
  WAIT FOR 100 ns;
 A <= "0110";
  B <= "0011";
  Ctrl <= '1';
-- 1010 + 1111
 WAIT FOR 100 ns;
  A <= "1010";
  B <= "1111";
  Ctrl <= '0';
-- 0011 - 0100
  WAIT FOR 100 ns;
 A <= "0011";
  B <= "0100";
  Ctrl <= '1';
-- 0011 + 0011
  WAIT FOR 100 ns;
  A <= "0011";
  B <= "0011";
  Ctrl <= '0';
-- 0110 - 0100
```

```
WAIT FOR 100 ns;
  A <= "0110";
  B <= "0100";
  Ctrl <= '1';
-- 0101 + 1111
  WAIT FOR 100 ns;
  A <= "0101";
  B <= "1111";
  Ctrl <= '0';
-- 0110 - 1010
  WAIT FOR 100 ns;
 A <= "0110";
  B <= "1010";
  Ctrl <= '1';
  WAIT;
end process;
```

## • 3-bit adder

```
entity Adder3Bit is

Port ( A : in STD_LOGIC_VECTOR(2 downto 0);

S : out STD_LOGIC_VECTOR(2 downto 0));
end Adder3Bit;

architecture Behavioral of Adder3Bit is

SIGNAL T : std_logic_vector(2 downto 0);

begin

T(0) <= '1';
S(0) <= A(0) XOR T(0);

T(1) <= A(0) AND T(0);
S(1) <= A(1) XOR T(1);

T(2) <= A(1) AND T(1);
S(2) <= A(2) XOR T(2);
end Behavioral;
```

```
entity Adder3BitSim is
-- Port ();
end Adder3BitSim;
architecture Behavioral of Adder3BitSim is
COMPONENT Adder3Bit
  PORT( A: IN STD_LOGIC_VECTOR(2 downto 0);
     S: OUT STD_LOGIC_VECTOR(2 downto 0));
END COMPONENT;
SIGNAL A: std_logic_vector(2 downto 0);
SIGNAL S:std_logic_vector(2 downto 0);
UUT: Adder3Bit PORT MAP(
 A \Rightarrow A,
  S => S
);
process
begin
  A <= "000";
  WAIT FOR 100 ns;
  A <= "001";
  WAIT FOR 100 ns;
  A <= "010";
  WAIT FOR 100 ns;
  A <= "011";
  WAIT FOR 100 ns;
  A <= "100";
  WAIT FOR 100 ns;
  A <= "101";
  WAIT FOR 100 ns;
  A <= "110";
  WAIT FOR 100 ns;
  A <= "111";
```

```
-- Index Number: 210518H => 110 011 011 001 010 110
-- Index Number: 210170G => 110 011 010 011 111 010
  WAIT FOR 100 ns;
 A <= "110";
  WAIT FOR 100 ns;
  A <= "010";
  WAIT FOR 100 ns;
  A <= "001";
 WAIT FOR 100 ns;
  A <= "011";
 WAIT FOR 100 ns;
  A <= "011";
 WAIT FOR 100 ns;
  A <= "110";
 WAIT FOR 100 ns;
  A <= "010";
  WAIT FOR 100 ns;
  A <= "111";
 WAIT FOR 100 ns;
  A <= "011";
  WAIT FOR 100 ns;
  A <= "010";
  WAIT FOR 100 ns;
  A <= "011";
 WAIT FOR 100 ns;
  A <= "110";
  WAIT;
end process;
end Behavioral;
```

# • 3-bit Program Counter (PC)

```
entity ProgramCounter is
  Port ( D : in STD_LOGIC_VECTOR(2 downto 0);
      Res, Clk: in STD_LOGIC;
      Q: out STD_LOGIC_VECTOR (2 downto 0));
end ProgramCounter;
architecture Behavioral of ProgramCounter is
  component D_FF
  port (
    D: in STD LOGIC;
    Res: in STD_LOGIC;
    Clk: in STD_LOGIC;
    Q: out STD LOGIC;
    Qbar : out STD_LOGIC );
  end component;
  component Slow_Clk
  port (
    Clk_in: in STD_LOGIC;
    Clk_out : out STD_LOGIC );
  end component;
  signal QD : std_logic_vector(2 downto 0);
  signal Clk_slow: std_logic;
begin
  Slow_Clk0 : Slow_Clk
  port map (
    Clk in => Clk,
    Clk_out => Clk_slow );
  D FF0: D FF
    port map (
      D => D(0),
      Res => Res,
      Clk => Clk slow,
      Q \Rightarrow QD(0);
  D_FF1: D_FF
    port map (
      D => D(1),
      Res => Res,
      Clk => Clk_slow,
```

```
Q => QD(1) );

D_FF2 : D_FF
port map (
    D => D(2),
    Res => Res,
    Clk => Clk_slow,
    Q => QD(2) );

Q <= QD;

end Behavioral;</pre>
```

```
entity ProgramCounterSim is
-- Port ();
end ProgramCounterSim;
architecture Behavioral of ProgramCounterSim is
COMPONENT ProgramCounter
  PORT( Res, Clk : IN STD_LOGIC;
     D: IN STD_LOGIC_VECTOR(2 downto 0);
     Q:OUTSTD_LOGIC_VECTOR(2 DOWNTO 0));
END COMPONENT;
SIGNAL Res, Clk: std_logic;
SIGNAL D, Q: std_logic_vector(2 downto 0);
begin
UUT: ProgramCounter PORT MAP(
  D => D,
  Res => Res,
  Clk => Clk,
  Q \Rightarrow Q;
Clock: process
begin
  Clk <= '0';
  WAIT FOR 1 ns;
```

```
Clk <= '1';
  WAIT FOR 1 ns;
end process;
--INPUT SIGNAL = 100MHz (10 ns)
--SLOW CLOCK COUNT = 50 000 000 == 50_000_000
--SLOW CLOCK SIM = WAIT FOR 1 ns
--OUTPUT SIGNAL = 0.2Hz (2 s)
process
begin
  D <= "000";
  Res <= '0';
  WAIT FOR 500 ns;
-- Index Number: 210518H => 110 011 011 001 010 110
  D <= "110";
  Res <= '1';
  WAIT FOR 5 ms;
  D <= "010";
  Res <= '0';
  WAIT FOR 5 ms;
  D <= "001";
  Res <= '1';
  WAIT FOR 5 ms;
  D <= "011";
  Res <= '0';
  WAIT FOR 4 ms;
  D <= "011";
  Res <= '1';
  WAIT FOR 5 ms;
-- Index Number: 210170G => 110 011 010 011 111 010
  D <= "010";
  Res <= '0';
  WAIT FOR 7 ms;
  D <= "111";
  Res <= '1';
  WAIT FOR 5 ms;
  D <= "011";
  Res <= '0';
  WAIT FOR 3 ms;
  D <= "010";
```

```
Res <= '1';
WAIT FOR 5 ms;

D <= "011";
Res <= '0';
WAIT FOR 2 ms;

end process;
end Behavioral;
```

# • 2-way 3-bit multiplexer

```
entity Mux_2way_3bit is
  Port ( Sel,Clk : in STD_LOGIC;
     A,B: in STD_LOGIC_VECTOR (2 downto 0);
     Y: out STD_LOGIC_VECTOR(2 downto 0));
end Mux_2way_3bit;
architecture Behavioral of Mux_2way_3bit is
begin
  process(Clk,Sel)
    begin
      if (rising_edge(Clk)) then
      case Sel is
        when '0' => Y <= A;
        when '1' => Y <= B;
        when others => Y <= "UUU";
      end case;
      end if;
  end process;
end Behavioral;
```

```
entity Mux2Sim is
-- Port ();
end Mux2Sim;
architecture Behavioral of Mux2Sim is
COMPONENT Mux_2way_3bit
  PORT( Sel,Clk: IN STD_LOGIC;
     A,B: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
     Y: OUT STD_LOGIC_VECTOR(2 DOWNTO 0));
END COMPONENT;
SIGNAL Sel,Clk: std_logic;
SIGNAL A,B,Y : std_logic_vector(2 downto 0);
begin
UUT : Mux_2way_3bit PORT MAP(
  Sel => Sel,
 A => A,
  B \Rightarrow B,
  Y => Y,
  Clk => Clk);
Clock: process
begin
  Clk <= '0';
  WAIT FOR 1 ns;
  Clk <= '1';
  WAIT FOR 1 ns;
end process;
process
  begin
  -- Index Number: 210518H => 110 011 011 001 010 110
  -- Index Number: 210170G => 110 011 010 011 111 010
  Sel <= '0';
  A <= "110";
  B <= "010";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
  Sel <= '0';
```

```
A <= "010";
  B <= "111";
  WAIT FOR 50 ns;
  Sel <= '0';
  A <= "001";
  B <= "011";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
  Sel <= '0';
  A <= "011";
  B <= "010";
 WAIT FOR 50 ns;
  Sel <= '1';
 WAIT FOR 50 ns;
  Sel <= '0';
  A <= "011";
  B <= "011";
 WAIT FOR 50 ns;
  Sel <= '1';
 WAIT FOR 50 ns;
 Sel <= '0';
 A <= "110";
  B <= "110";
 WAIT FOR 50 ns;
  Sel <= '1';
 WAIT FOR 50 ns;
end process;
end Behavioral;
```

# • 2-way 4-bit multiplexer

## Design Source File

```
entity Mux_2way_4bit is
  Port (Sel, Clk: in STD_LOGIC;
      A,B: in STD_LOGIC_VECTOR (3 downto 0);
     Y: out STD_LOGIC_VECTOR(3 downto 0));
end Mux_2way_4bit;
architecture Behavioral of Mux_2way_4bit is
begin
  process(Clk,Sel)
    begin
      if (rising_edge(Clk)) then
      case Sel is
        when '0' => Y <= A;
        when '1' => Y <= B;
        when others => Y <= "UUUU";
      end case;
      end if;
  end process;
end Behavioral;
```

```
entity Mux1Sim is
-- Port ();
end Mux1Sim;

architecture Behavioral of Mux1Sim is

COMPONENT Mux_2way_4bit

PORT( Sel, Clk : IN STD_LOGIC;

A,B : IN STD_LOGIC_VECTOR(3 DOWNTO 0);

Y : OUT STD_LOGIC_VECTOR(3 DOWNTO 0));

END COMPONENT;

SIGNAL Sel,Clk : std_logic;
SIGNAL A,B,Y : std_logic_vector(3 downto 0);

begin

UUT : Mux_2way_4bit PORT MAP(
```

```
Sel => Sel,
  A \Rightarrow A,
  B \Rightarrow B,
  Y => Y,
  Clk => Clk);
Clock: process
begin
  Clk <= '0';
  WAIT FOR 1 ns;
  Clk <= '1';
  WAIT FOR 1 ns;
end process;
process
  begin
  -- Index Number: 210518H => 11 0011 0110 0101 0110
  -- Index Number: 210170G => 11 0011 0100 1111 1010
  Sel <= '0';
  A <= "0110";
  B <= "1010";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
  Sel <= '0';
  A <= "0101";
  B <= "1111";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
  Sel <= '0';
  A <= "0110";
  B <= "0100";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
  Sel <= '0';
  A <= "0011";
  B <= "0011";
  WAIT FOR 50 ns;
  Sel <= '1';
  WAIT FOR 50 ns;
end process;
end Behavioral;
```

# • 8-way 4-bit multiplexer

```
entity Mux_8way_4bit is
  Port ( Clk : in STD_LOGIC;
     Sel: in STD_LOGIC_VECTOR (2 downto 0);
     A,B,C,D,E,F,G,H: in STD_LOGIC_VECTOR (3 downto 0);
     Y: out STD_LOGIC_VECTOR(3 downto 0));
end Mux_8way_4bit;
architecture Behavioral of Mux_8way_4bit is
begin
  process(Clk,Sel)
    begin
      if (rising_edge(Clk)) then
      case Sel is
        when "000" => Y \le A;
        when "001" => Y \le B;
        when "010" => Y <= C;
        when "011" => Y <= D;
        when "100" => Y <= E;
        when "101" => Y <= F;
        when "110" => Y <= G;
        when "111" => Y <= H;
        when others => Y <= "UUUU";
      end case;
      end if;
  end process;
end Behavioral;
```

```
entity MuxSim is
-- Port ();
end MuxSim;
architecture Behavioral of MuxSim is
COMPONENT Mux 8way 4bit
  PORT( Clk: IN STD_LOGIC;
     Sel: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
     A,B,C,D,E,F,G,H: IN STD_LOGIC_VECTOR(3 DOWNTO 0);
     Y: OUT STD_LOGIC_VECTOR(3 DOWNTO 0));
END COMPONENT;
SIGNAL Clk: std_logic;
SIGNAL Sel : std_logic_vector(2 downto 0);
SIGNAL A,B,C,D,E,F,G,H,Y: std_logic_vector(3 downto 0);
begin
UUT: Mux_8way_4bit PORT MAP(
  Sel => Sel,
  Clk => Clk,
  A \Rightarrow A,
  B \Rightarrow B,
  C => C,
  D \Rightarrow D,
  E => E,
  F => F,
  G => G,
  H \Rightarrow H,
  Y => Y);
Clock: process
begin
  Clk <= '0';
  WAIT FOR 1 ns;
  Clk <= '1';
  WAIT FOR 1 ns;
end process;
process
begin
```

```
Sel <= "000";
 A <= "0110";
 B <= "1001";
 C <= "1010";
 D <= "0101";
 E <= "0110";
 F <= "1101";
 G <= "1110";
 H <= "1111";
 WAIT FOR 50 ns;
 -- Index Number: 210518H => 110 011 011 001 010 110
 Sel <= "110";
 WAIT FOR 50 ns;
 Sel <= "010";
 WAIT FOR 50 ns;
 Sel <= "001";
 WAIT FOR 50 ns;
 Sel <= "011";
 WAIT FOR 50 ns;
 Sel <= "011";
 WAIT FOR 50 ns;
 Sel <= "110";
 WAIT FOR 50 ns;
 -- Index Number: 210170G => 110 011 010 011 111 010
 Sel <= "010";
 WAIT FOR 50 ns;
 Sel <= "111";
 WAIT FOR 50 ns;
```

```
Sel <= "011";
WAIT FOR 50 ns;

Sel <= "010";
WAIT FOR 50 ns;

Sel <= "011";
WAIT FOR 50 ns;

Sel <= "110";
WAIT FOR 50 ns;

end process;
end Behavioral;
```

# • Register Bank

```
entity RegisterBank is
  Port ( D : in STD_LOGIC_VECTOR(3 downto 0);
   RegSel : in STD_LOGIC_VECTOR(2 downto 0);
   Res: in STD LOGIC;
   Clk: in STD_LOGIC;
   R0, R1, R2, R3, R4, R5, R6, R7: out STD_LOGIC_VECTOR(3 downto 0));
end RegisterBank;
architecture Behavioral of RegisterBank is
  component D_FF_4bit
    port (
      D: in STD_LOGIC_VECTOR(3 downto 0);
      Res: in STD_LOGIC;
      En : in STD_LOGIC;
      Clk: in STD_LOGIC;
      Q: out STD_LOGIC_VECTOR(3 downto 0));
  end component;
```

```
component Slow_Clk is
  Port ( Clk_in : in STD_LOGIC;
      Clk_out : out STD_LOGIC);
  end component;
  component Decoder 3 to 8 is
  Port ( I: in STD_LOGIC_VECTOR (2 downto 0);
      EN : in STD_LOGIC;
      Y: out STD_LOGIC_VECTOR (7 downto 0));
  end component;
  signal T : STD_LOGIC_VECTOR(7 downto 0);
  signal Clk_slow: STD_LOGIC;
begin
  Slow_Clk_0: Slow_Clk
  port map(
    Clk_in => Clk,
    Clk_out => Clk_slow );
  Decoder_3_to_8_0: Decoder_3_to_8
    port map(
      I => RegSel,
      EN => '1',
      Y => T);
  R0 <= "0000";
  R_1: D_FF_4bit
    port map (
      D => D,
      Res => Res,
      En => T(1),
      Clk => Clk_slow,
      Q \Rightarrow R1);
  R_2: D_FF_4bit
    port map (
      D => D,
      Res => Res,
      En \Rightarrow T(2),
      Clk => Clk_slow,
      Q \Rightarrow R2);
  R_3: D_FF_4bit
    port map (
      D => D,
      Res => Res,
```

```
En => T(3),
       Clk => Clk_slow,
       Q \Rightarrow R3);
  R_4: D_{FF_4bit}
    port map (
       D => D,
       Res => Res,
       En => T(4),
       Clk => Clk_slow,
       Q \Rightarrow R4);
  R_5: D_FF_4bit
    port map (
       D => D,
       Res => Res,
       En => T(5),
       Clk => Clk_slow,
       Q \Rightarrow R5);
  R_6: D_FF_4bit
    port map (
       D => D,
       Res => Res,
       En => T(6),
       Clk => Clk_slow,
       Q \Rightarrow R6);
  R_7: D_FF_4bit
    port map (
       D => D,
       Res => Res,
       En => T(7),
       Clk => Clk_slow,
       Q => R7);
end Behavioral;
```

```
entity RegisterBankSim is
-- Port ();
end RegisterBankSim;
architecture Behavioral of RegisterBankSim is
COMPONENT RegisterBank
  PORT( D: IN STD_LOGIC_VECTOR(3 downto 0);
     RegSel: IN STD LOGIC VECTOR(2 downto 0);
     Res, Clk: IN STD_LOGIC;
     RO, R1, R2, R3, R4, R5, R6, R7: OUT STD LOGIC VECTOR(3 downto 0));
END COMPONENT;
SIGNAL D: std logic vector(3 downto 0);
SIGNAL RegSel : std_logic_vector(2 downto 0);
SIGNAL Res, Clk: std logic;
SIGNAL R0, R1, R2, R3, R4, R5, R6, R7 :std_logic_vector(3 downto 0) := "0000";
begin
UUT: RegisterBank PORT MAP(
  D \Rightarrow D,
  RegSel => RegSel,
  Res => Res,
  Clk => Clk,
  R0 => R0,
  R1 => R1,
  R2 => R2,
  R3 => R3,
  R4 => R4,
  R5 => R5,
  R6 => R6,
  R7 => R7
);
Clock: process
begin
  Clk <= '0';
  WAIT FOR 1 ns;
  Clk <= '1';
  WAIT FOR 1 ns;
end process;
--INPUT SIGNAL = 100MHz (10 ns)
--SLOW CLOCK COUNT = 500 000 000 == 50_000_000
--SLOW CLOCK SIM = WAIT FOR 1 ns
--OUTPUT SIGNAL = 0.2Hz (2 s)
```

```
process
begin
  Res <= '1';
  WAIT FOR 5 ms;
  Res <= '0';
  D <= "0001";
  RegSel <= "000";
  WAIT FOR 5 ms;
  RegSel <= "001";
  WAIT FOR 5 ms;
  RegSel <= "010";
  WAIT FOR 5 ms;
  RegSel <= "011";
  WAIT FOR 5 ms;
  RegSel <= "100";
  WAIT FOR 5 ms;
  RegSel <= "101";
  WAIT FOR 5 ms;
  RegSel <= "110";
  WAIT FOR 5 ms;
  RegSel <= "111";
  WAIT FOR 5 ms;
  Res <= '1';
  RegSel <= "000";
  WAIT FOR 5 ms;
  RegSel <= "001";
  WAIT FOR 5 ms;
  RegSel <= "010";
  WAIT FOR 5 ms;
  RegSel <= "011";
  WAIT FOR 5 ms;
  RegSel <= "100";
  WAIT FOR 5 ms;
```

```
RegSel <= "101";
  WAIT FOR 5 ms;
  RegSel <= "110";
  WAIT FOR 5 ms;
  RegSel <= "111";
  WAIT FOR 5 ms;
-- Index Number: 210518H => 11 0011 0110 0101 0110
-- Index Number: 210170G => 11 0011 0100 1111 1010
  Res <= '0';
  D <= "0110";
  RegSel <= "000";
  WAIT FOR 5 ms;
  D <= "0101";
  RegSel <= "001";
  WAIT FOR 5 ms;
  D <= "0110";
  RegSel <= "010";
  WAIT FOR 5 ms;
  D <= "0011";
  RegSel <= "011";
  WAIT FOR 5 ms;
  Res <= '0';
  D <= "1010";
  RegSel <= "100";
  WAIT FOR 5 ms;
  D <= "1111";
  RegSel <= "101";
  WAIT FOR 5 ms;
  D <= "0100";
  RegSel <= "110";
  WAIT FOR 5 ms;
  D <= "0011";
  RegSel <= "111";
  WAIT;
end process;
end Behavioral;
```

## Program ROM

# Design Source File

```
entity ProgramROM is
  Port (Sel: in STD LOGIC VECTOR (2 downto 0);
     I: out STD_LOGIC_VECTOR (11 downto 0));
end ProgramROM;
architecture Behavioral of ProgramROM is
type rom type is array (0 to 7) of std logic vector(11 downto 0);
  signal program_ROM : rom_type := (
              "101110000000", --0
              "100010000011", --1
              "100100001111", --2
              "001110010000", --3
              "000010100000", --4
              "110010000111", --5
              "11000000011", --6
              "10000000000" --7
  );
begin
  I <= program_ROM(to_integer(unsigned(Sel)));</pre>
end Behavioral;
```

```
entity ProgramROMSim is
-- Port ( );
end ProgramROMSim;

architecture Behavioral of ProgramROMSim is
COMPONENT ProgramROM
PORT( Sel : IN STD_LOGIC_VECTOR(2 downto 0);
I : OUT STD_LOGIC_VECTOR(11 DOWNTO 0));
END COMPONENT;

SIGNAL Sel : std_logic_vector(2 downto 0);
SIGNAL I : std_logic_vector(11 downto 0);
```

```
begin
UUT: ProgramROM PORT MAP(
 Sel => Sel,
 I => I );
process
begin
  -- Index Number: 210518H => 110 011 011 001 010 110
  Sel <= "110";
 WAIT FOR 5 ms;
  Sel <= "010";
  WAIT FOR 5 ms;
  Sel <= "001";
  WAIT FOR 5 ms;
  Sel <= "011";
  WAIT FOR 5 ms;
  -- Index Number: 210170G => 110 011 010 011 111 010
  Sel <= "010";
  WAIT FOR 5 ms;
  Sel <= "111";
  WAIT FOR 5 ms;
  Sel <= "011";
  WAIT FOR 5 ms;
  Sel <= "010";
  WAIT FOR 5 ms;
end process;
end Behavioral;
```

#### Instruction Decoder

```
entity InstructionDecoder is
  Port (JumpCheck: in STD LOGIC;
      A: in STD_LOGIC_VECTOR (11 downto 0);
      Reg1, Reg2, Jump : out STD_LOGIC_VECTOR(2 downto 0);
      LoadSel, OpSel, Jflag: out STD_LOGIC;
      Val: out STD_LOGIC_VECTOR(3 downto 0));
end InstructionDecoder;
architecture Behavioral of InstructionDecoder is
  signal Op : std_logic_vector(1 downto 0);
begin
  Op <= A(11 downto 10);
  Reg1 <= A(9 downto 7);
  Reg2 <= A(6 downto 4);
  Val <= A(3 downto 0);
  Jump <= A(2 downto 0);</pre>
  process (Op, JumpCheck)
    begin
      case Op is
         when "00" => OpSel <= '0'; LoadSel <= '0'; Jflag <= '0';
         when "01" => OpSel <= '1'; LoadSel <= '0'; Jflag <= '0';
         when "10" => LoadSel <= '1'; OpSel <= '0'; Jflag <= '0';
         when "11" =>
         case JumpCheck is
           when '1' => Jflag <= '1'; OpSel <= '0'; LoadSel <= '0';
           when others => Jflag <= '0'; OpSel <= '0'; LoadSel <= '0';
         end case;
         when others => Jflag <= '0'; OpSel <= '0'; LoadSel <= '0';
       end case;
  end process;
end Behavioral;
```

```
entity InstructionDecoderSim is
-- Port ();
end InstructionDecoderSim;
architecture Behavioral of InstructionDecoderSim is
COMPONENT InstructionDecoder
  PORT( JumpCheck : in STD_LOGIC;
     A: IN STD LOGIC VECTOR(11 downto 0);
     Reg1, Reg2, Jump: OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
     LoadSel, OpSel, Jflag: out STD LOGIC;
     Val: out STD_LOGIC_VECTOR(3 downto 0));
END COMPONENT;
SIGNAL JumpCheck : std_logic;
SIGNAL A: std logic vector(11 downto 0);
SIGNAL Reg1, Reg2, Jump : std_logic_vector(2 downto 0);
SIGNAL LoadSel, OpSel, Jflag: std_logic;
SIGNAL Val: std_logic_vector(3 downto 0);
begin
UUT: InstructionDecoder PORT MAP(
  JumpCheck => JumpCheck,
  A \Rightarrow A
  Reg1 => Reg1,
  Reg2 => Reg2,
  Jump => Jump,
  LoadSel => LoadSel,
  OpSel => OpSel,
  Jflag => Jflag,
  Val => Val );
process
begin
-- Index Number: 210518H => 11 0011 0110 0101 0110
-- Index Number: 210170G => 11 0011 0100 1111 1010
  JumpCheck <= '0';
  A <= "011001010110";
  WAIT FOR 5 ms;
  A <= "001101100101";
  WAIT FOR 5 ms;
  A <= "110011011001";
  WAIT FOR 5 ms;
  JumpCheck <= '1';
  WAIT FOR 5 ms;
```

```
A <= "010011111010";
WAIT FOR 5 ms;

A <= "001101001111";
WAIT FOR 5 ms;

A <= "110011010011";
WAIT FOR 5 ms;

JumpCheck <= '0';
WAIT FOR 5 ms;

end process;
end Behavioral;
```

# • Seven-Segment ROM (LUT)

```
entity LUT is
  Port (address: in STD_LOGIC_VECTOR (3 downto 0);
      data: out STD_LOGIC_VECTOR (6 downto 0));
end LUT;
architecture Behavioral of LUT is
type rom type is array (0 to 15) of std logic vector(6 downto 0);
  signal sevenSegment_ROM : rom_type := (
               "1000000", --0
               "1111001", --1
               "0100100", --2
               "0110000", --3
               "0011001", --4
               "0010010", --5
               "0000010", --6
               "1111000", --7
               "0000000", --8
               "0010000", --9
               "0001000", --A
               "0000011", --B
               "1000110", --C
               "0100001", --D
               "0000110", --E
               "0001110" --F
  );
begin
  data <= sevenSegment_ROM(to_integer(unsigned(address)));</pre>
end Behavioral;
```

# Seven-Segment Display

## Design Source File

```
entity Display is
Port ( A : in STD_LOGIC_VECTOR (3 downto 0);
S_7Seg : out STD_LOGIC_VECTOR (6 downto 0));
end Display;

architecture Behavioral of Display is

component LUT is
Port ( address : in STD_LOGIC_VECTOR (3 downto 0);
data : out STD_LOGIC_VECTOR (6 downto 0));
end component;

begin

LUT_1_0 : LUT
port map(
address => A,
data => S_7Seg );
end Behavioral;
```

```
entity DisplaySim is
-- Port ();
end DisplaySim;

architecture Behavioral of DisplaySim is
component Display is
port (
        A : in std_logic_vector(3 downto 0);
        S_7Seg : out std_logic_vector(6 downto 0));

end component;

signal A : std_logic_vector(3 downto 0) := "0000";
signal S_7Seg : std_logic_vector(6 downto 0);

begin
UUT : Display PORT MAP (
        A => A,
        S_7Seg => S_7Seg
        );
```

```
process
  begin
  A <= "0000";
  wait for 5 ns;
  A <= "0001";
  wait for 5 ns;
  A <= "0010";
  wait for 5 ns;
  A <= "0011";
  wait for 5 ns;
  A <= "0100";
  wait for 5 ns;
  A <= "0101";
  wait for 5 ns;
  A <= "0110";
  wait for 5 ns;
  A <= "0111";
  wait for 5 ns;
  A <= "1000";
  wait for 5 ns;
  A <= "1001";
  wait for 5 ns;
  A <= "1010";
  wait for 5 ns;
  A <= "1011";
  wait for 5 ns;
  A <= "1100";
  wait for 5 ns;
  A <= "1101";
  wait for 5 ns;
  A <= "1110";
  wait for 5 ns;
  A <= "1111";
  wait;
    wait;
end process;
end Behavioral;
```

#### Slow Clock

## Design Source File

```
entity Slow_Clk is
  Port ( Clk_in : in STD_LOGIC;
      Clk_out : out STD_LOGIC);
end Slow_Clk;
architecture Behavioral of Slow_Clk is
signal count : integer := 1;
signal clk status : std logic := '0';
begin
  process (Clk in) begin
    if (rising_edge(Clk_in)) then
       count <= count + 1;
       if (count = 50_000_000) then
         clk_status <= not clk_status;</pre>
         Clk_out <= clk_status;
         count <= 1;
       end if;
    end if;
  end process;
end Behavioral;
```

#### Micro Processor

```
entity MicroProcessor is

Port ( Res, Clk : in STD_LOGIC;

S: out STD_LOGIC_VECTOR(3 downto 0);

Zero, Overflow : out STD_LOGIC;

S_7Seg : out STD_LOGIC_VECTOR (6 downto 0));

end MicroProcessor;

architecture Behavioral of MicroProcessor is

component InstructionDecoder

Port ( JumpCheck : in STD_LOGIC;

A: in STD_LOGIC_VECTOR (11 downto 0);

Reg1, Reg2, Jump : out STD_LOGIC_VECTOR(2 downto 0);

LoadSel, OpSel, Jflag : out STD_LOGIC;

Val : out STD_LOGIC_VECTOR(3 downto 0));

end component;
```

```
component ProgramROM
Port (Sel: in STD LOGIC VECTOR (2 downto 0);
   I: out STD_LOGIC_VECTOR (11 downto 0));
end component;
component ProgramCounter
Port ( D: in STD_LOGIC_VECTOR(2 downto 0);
   Res, Clk: in STD_LOGIC;
   Q: out STD_LOGIC_VECTOR (2 downto 0));
end component;
component Adder3Bit
Port (A: in STD LOGIC VECTOR(2 downto 0);
   S: out STD_LOGIC_VECTOR(2 downto 0));
end component;
component Mux_2way_3bit
Port (Sel,Clk: in STD LOGIC;
   A,B: in STD_LOGIC_VECTOR (2 downto 0);
   Y: out STD_LOGIC_VECTOR(2 downto 0));
end component;
component Mux_2way_4bit
Port (Sel, Clk: in STD LOGIC;
   A,B: in STD_LOGIC_VECTOR (3 downto 0);
   Y: out STD_LOGIC_VECTOR(3 downto 0));
end component;
component Mux_8way_4bit
Port ( Clk : in STD_LOGIC;
   Sel: in STD_LOGIC_VECTOR (2 downto 0);
   A,B,C,D,E,F,G,H: in STD LOGIC VECTOR (3 downto 0);
   Y: out STD_LOGIC_VECTOR(3 downto 0));
end component;
component RegisterBank
Port (D: in STD LOGIC VECTOR(3 downto 0);
   RegSel: in STD_LOGIC_VECTOR(2 downto 0);
   Res: in STD LOGIC;
   Clk: in STD_LOGIC;
   RO, R1, R2, R3, R4, R5, R6, R7: out STD_LOGIC_VECTOR(3 downto 0));
end component;
component AdderSubtracter
Port (A,B: in STD_LOGIC_VECTOR(3 downto 0);
   C in, Ctrl: in STD LOGIC;
   S: out STD LOGIC VECTOR(3 downto 0);
   C_out, Zero, Overflow : out STD_LOGIC);
end component;
```

```
component Display
  Port ( A : in STD_LOGIC_VECTOR (3 downto 0);
      S 7Seg: out STD LOGIC VECTOR (6 downto 0));
  end component;
  SIGNAL Jflag, JumpCheck, LoadSel, OpSel: std logic;
  -- Jflag - this signal indicates whether a jump is called
  -- JumpCheck - this signal checks whether register is empty to jump
  -- LoadSel - this signal is sent to the 2 way 4 bit mux as the selecter
  -- OpSel - this signal is sent to the Adder Subtracter unit to select the operation
  SIGNAL C out: std logic;
  -- C_out - this is a internal signal generated by the Adder Subtracter unit indicating whether
there is carry out
  SIGNAL T, R, R0, R1, R2, R3, R4, R5, R6, R7, M1, M2, D: std logic vector(3 downto 0);
  -- T - this is 4 bit bus connecting Instruction Decoder to 2 way 4 bit mux
  -- R - this is 4 bit bus connecting 2 way 4 bit mux to Register Bank
  -- R(0-7) - these are 4 bit busses connecting the individual registers to the 8 way 4 bit mux
  -- M1,M2 - these are 4 bit buses connecting the two 8 way 4 bit mux to the Adder Subtracter
unit
  -- D - this is a 4 bit bus connecting the output of Adder Subtracter unit to 2 way 4 bit mux
  SIGNAL Sel,P, A, J, RS1, RS2 : std logic vector(2 downto 0);
  -- Sel - this is a 3 bit bus connecting Program Counter to Program ROM and 3 Bit Adder
  -- P - this is a 3 bit bus connecting 2 way 3 bit mux to the Program Counter
  -- A - this is a 3 bit bus connecting 3 bit Adder to 2 way 3 bit mux
  -- J - this is a 3 bit bus connecting Instruction Decoder to 2 way 3 bit mux
  -- RS1, RS2 - these are signals sent by Instruction Decoder to the two 8 way 4 bit mux as
selecters
  SIGNALI: std logic vector(11 downto 0);
  -- I - this is a 12 bit bus connecting Program ROM to Instruction Decoder
begin
  IntructionDecoder 0:InstructionDecoder
    PORT MAP(
    JumpCheck => JumpCheck,
    A => I
    Reg1 => RS1,
    Reg2 => RS2,
    Jump => J,
    LoadSel => LoadSel,
    OpSel => OpSel,
    Jflag => Jflag,
    Val => T);
  ProgramROM 0: ProgramROM
    PORT MAP(
    Sel => Sel,
    | => |);
```

```
ProgramCounter_0 : ProgramCounter
  PORT MAP(
  D => P,
  Res => Res,
  Clk => Clk,
  Q \Rightarrow Sel;
Adder3Bit 0: Adder3Bit
  PORT MAP(
  A \Rightarrow Sel,
  S \Rightarrow A;
Mux_2way_3bit_0: Mux_2way_3bit
  PORT MAP(
  Sel => Jflag,
  Clk => Clk,
  A => A,
  B => J,
  Y \Rightarrow P;
Mux_2way_4bit_0: Mux_2way_4bit
  PORT MAP(
  Sel => LoadSel,
  Clk => Clk,
  A \Rightarrow D,
  B \Rightarrow T,
  Y \Rightarrow R;
RegisterBank_0 : RegisterBank
  PORT MAP(
  D => R,
  RegSel => RS1,
  Res => Res,
  Clk => Clk,
  R0 \Rightarrow R0,
  R1 => R1,
  R2 => R2,
  R3 => R3,
  R4 => R4,
  R5 => R5,
  R6 => R6,
  R7 => R7);
Mux_8way_4bit_0: Mux_8way_4bit
  PORT MAP(
  Sel => RS1,
  Clk => Clk,
  A => R0,
  B => R1,
  C => R2,
  D => R3,
  E \Rightarrow R4,
  F \Rightarrow R5,
```

```
G => R6,
    H => R7,
    Y => M1);
  Mux_8way_4bit_1: Mux_8way_4bit
    PORT MAP(
    Sel => RS2,
    Clk => Clk,
    A \Rightarrow R0,
    B => R1,
    C \Rightarrow R2,
    D => R3,
    E => R4,
    F => R5,
    G => R6,
    H \Rightarrow R7,
    Y => M2);
  AdderSubtracter_0 : AdderSubtracter
    PORT MAP(
    A \Rightarrow M2
    B => M1,
    C_in => '0',
    Ctrl => OpSel,
    S => D,
    C_out => C_out,
    Zero => Zero,
    Overflow => Overflow);
  Display_0 : Display
    PORT MAP(
    A => R7,
    S_7Seg => S_7Seg);
  process(Clk,Sel)
    begin
      if (rising_edge(Clk)) then
      case M1 is
         when "0000" => JumpCheck <= '1';
         when others => Jumpcheck <= '0';
      end case;
      end if;
  end process;
  S <= R7;
end Behavioral;
```

```
entity MicroProcessorSim is
-- Port ();
end MicroProcessorSim;
architecture Behavioral of MicroProcessorSim is
COMPONENT MicroProcessor
  PORT( Res,Clk : in STD_LOGIC;
     S: out STD_LOGIC_VECTOR(3 downto 0);
     Zero, Overflow: out STD LOGIC;
     S_7Seg : out STD_LOGIC_VECTOR (6 downto 0));
END COMPONENT;
SIGNAL Res, Clk: std_logic;
SIGNAL S: std logic vector(3 downto 0);
SIGNAL Zero, Overflow: std_logic;
SIGNAL S_7Seg : std_logic_vector(6 downto 0);
begin
UUT: MicroProcessor PORT MAP(
  Res => Res,
  Clk => Clk,
  S => S,
  Zero => Zero,
  Overflow =>Overflow,
  S_7Seg => S_7Seg);
Clock: process
  begin
    Clk <= '0';
    WAIT FOR 1 ns;
    Clk <= '1';
    WAIT FOR 1 ns;
  end process;
process
  begin
  Res <= '1';
  WAIT FOR 2 ms;
  Res <= '0';
  WAIT FOR 40 ms;
  Res <= '1';
  WAIT FOR 5 ms;
  Res <= '0';
  WAIT FOR 40 ms;
  WAIT;
end process;
end Behavioral;
```

#### Design Constraint File

```
## Clock signal
set_property PACKAGE_PIN W5 [get_ports Clk]
  set property IOSTANDARD LVCMOS33 [get_ports Clk]
  create clock -add -name sys clk pin -period 10.00 -waveform {0 5} [get ports Clk]
##Buttons
set_property PACKAGE_PIN U18 [get_ports Res]
        set property IOSTANDARD LVCMOS33 [get ports Res]
## LEDs
set_property PACKAGE_PIN U16 [get_ports {S[0]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S[0]}]
set property PACKAGE PIN E19 [get ports {S[1]}]
  set property IOSTANDARD LVCMOS33 [get ports {S[1]}]
set property PACKAGE PIN U19 [get ports {S[2]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S[2]}]
set_property PACKAGE_PIN V19 [get_ports {S[3]}]
  set property IOSTANDARD LVCMOS33 [get ports {S[3]}]
set property PACKAGE PIN P1 [get ports {Zero}]
  set_property IOSTANDARD LVCMOS33 [get_ports {Zero}]
set_property PACKAGE_PIN L1 [get_ports {Overflow}]
  set property IOSTANDARD LVCMOS33 [get ports {Overflow}]
##7 segment display
set_property PACKAGE_PIN W7 [get_ports {S_7Seg[0]}]
  set property IOSTANDARD LVCMOS33 [get ports {S 7Seg[0]}]
set_property PACKAGE_PIN W6 [get_ports {S_7Seg[1]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S_7Seg[1]}]
set property PACKAGE PIN U8 [get ports {S 7Seg[2]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S_7Seg[2]}]
set property PACKAGE PIN V8 [get ports {S 7Seg[3]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S_7Seg[3]}]
set_property PACKAGE_PIN U5 [get_ports {S_7Seg[4]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S_7Seg[4]}]
set_property PACKAGE_PIN V5 [get_ports {S_7Seg[5]}]
  set property IOSTANDARD LVCMOS33 [get ports {S 7Seg[5]}]
set property PACKAGE PIN U7 [get ports {S 7Seg[6]}]
  set_property IOSTANDARD LVCMOS33 [get_ports {S_7Seg[6]}]
```

# **TIMING DIAGRAMS**

• 4-bit Add/Subtract unit

|           |       |          | .,         |            |            |            |            |            |            |            |            | _            |
|-----------|-------|----------|------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|
|           |       |          |            |            |            |            |            |            |            |            |            | 1,100.000 ns |
| Name      | Value | 0.000 ns | 100.000 ns | 200.000 ns | 300.000 ns | 400.000 ns | 500.000 ns | 600.000 ns | 700.000 ns | 800.000 ns | 900.000 ns | 1,000.000 ns |
| > ₩ A[3:  | 6     | 0        | 5          | 7          |            | 5          | a          |            | 1          | 6          | 5          | 6            |
| > ₩ B[3:  | a     | 0        | b          | f          | 5          | 3          | £          | 4          | 3          | 4          | f          | a            |
| ¼ C_in    | 0     |          |            |            |            |            |            |            |            |            |            |              |
| 16 Ctrl   | 1     |          |            |            |            |            |            |            |            |            |            |              |
| > ₩ S[3:0 | С     | 0        | a          | 6          | ь          | 3          | 9          | £          | 6          | 2          | 4          | C C          |
| ¹⊌ C_oι   | 0     |          |            |            |            |            |            |            |            |            |            |              |
| ¼ Zero    | 0     |          |            |            |            |            |            |            |            |            |            |              |
| ¼ Ov      | 0     |          |            |            |            |            |            |            |            |            |            |              |
|           |       |          |            |            |            |            |            |            |            |            |            |              |
|           |       |          |            |            |            |            |            |            |            |            |            |              |

• 3-bit Adder

|                  |   |          |   |         |    |           |    |           |    |           |    |           |      |          |      |          |      |           |    | 2,000     | .000 ns |
|------------------|---|----------|---|---------|----|-----------|----|-----------|----|-----------|----|-----------|------|----------|------|----------|------|-----------|----|-----------|---------|
| Name             |   | 0.000 ns |   | 200.000 | ns | 400.000 1 | ıs | 600.000 1 | ıs | 800.000 1 | ıs | 1,000.000 | ) ns | 1,200.00 | 0 ns | 1,400.00 | 0 ns | 1,600.000 | ns | 1,800.000 | ns      |
| > ₩ A[2:         |   | 0        | 1 | 2       | 3  | 4         | 5  | 6         | 7  | 6         | 2  | 1         | ( :  | 3        | 6    | 2        | 7    | 3         | 2  | 3         | 6       |
| > <b>W</b> S[2:0 | 7 | 1        | 2 | 3       | 4  | 5         | 6  | 7         | 0  | 7         | 3  | 2         |      |          | 7    | 3        | 0    | 4         | 3  | 4         | 7       |
|                  |   |          |   |         |    |           |    |           |    |           |    |           |      |          |      |          |      |           |    |           |         |

• 3-bit Program Counter (PC)

|                   |       |                |   |                 | , |                 |   |                 |   |                |                 |
|-------------------|-------|----------------|---|-----------------|---|-----------------|---|-----------------|---|----------------|-----------------|
|                   |       |                |   |                 |   |                 |   |                 |   |                | 50.128389859 ms |
| Name              | Value | 0.000000000 ms |   | 10.000000000 ms |   | 20.000000000 ms | 1 | 30.000000000 ms |   | 40.000000000 п | us              |
| ¹⊌ Res            | 1     |                |   |                 |   |                 |   |                 |   |                |                 |
| ™ Clk             | 1     |                |   |                 |   |                 |   |                 |   |                |                 |
| > W D[2:0]        | 6     | 6              | 2 | 1               | 3 | X               | 2 | 7               | 3 | 2              | 3 6             |
| > <b>W</b> Q[2:0] | 0     | 0              | 2 | 0               | 3 | 0               | 2 | 0               | 3 | 0 )            | 3 0             |
|                   |       |                |   |                 |   |                 |   |                 |   |                |                 |

• 2-way 3-bit multiplexer

|                   |       |          |         |     |         |     |          |     |         |    |         |    |         |    |         |    |         |    | 1,000.    | .UUU ns |
|-------------------|-------|----------|---------|-----|---------|-----|----------|-----|---------|----|---------|----|---------|----|---------|----|---------|----|-----------|---------|
| Name              | Value | 0.000 ns | 100.000 | ns  | 200.000 | ns  | 300.000  | ns  | 400.000 | ns | 500.000 | ns | 600.000 | ıs | 700.000 | ns | 800.000 | ns | 900.000 n | s       |
| ¹⊌ Sel            | 0     |          |         |     |         |     |          |     |         |    |         |    |         |    |         |    |         |    |           |         |
| ™ Clk             | 0     |          |         |     |         |     |          |     |         |    |         |    |         |    |         |    |         |    |           |         |
| > <b>W</b> A[2:0] | 6     | 6        | 2       | ( 1 |         |     | 3        | 3   |         |    | 6       | 5  |         | 2  | 1       |    |         |    | 3         |         |
| > <b>W</b> B[2:0] | 6     | 2        | 7       | ( 3 | ;       | ( 1 | <u>:</u> | ( : | 3       |    | 5       | (  | 2       | 7  | ( :     | 3  | 2       | :  | 3         |         |
| > <b>W</b> Y[2:0] | 3     | 6        | 2       | 1   |         | 3   | 2        | χ   | 3       | χ  | 6       |    | 2       |    | 1       | (  | 3       | 2  | 3         |         |
|                   |       |          |         |     |         |     |          |     |         |    |         |    |         |    |         |    |         |    |           |         |

• 2-way 4-bit multiplexer

| Name              | Value | 0.000 ns | 50.000 ns | 100.000 ns | 150.000 ns | 200.000 ns | 250.000 ns | 300.000 ns | 350.000 ns | 400.000 ns | 450.000 ns | 500.000 ns | 550.000 ns | 600.000 ns | 650.00 |
|-------------------|-------|----------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|--------|
| ¹⊌ Sel            | 0     |          |           |            |            |            |            |            |            |            |            |            |            |            |        |
| ¼ Clk             | 0     |          |           |            |            |            |            |            |            |            |            |            |            |            |        |
| > 😽 A[3:0]        | 6     |          | 6         |            | 5          |            | 6          | X          | 3          | \          | 6          | X          | 5          | 6          |        |
| > 😽 B[3:0]        | 4     |          | a         | :          | E          |            | 4          | X          | 3          |            | a          | X          | f          | 4          |        |
| > <b>W</b> Y[3:0] | f     | 6        | a         | 5          | f          | 6          | 4          | X          | 3          | 6          | a          | 5          | f          | 6          | 4      |
|                   |       |          |           |            |            |            |            |            |            |            |            |            |            |            |        |

• 8-way 4-bit multiplexer

|                     |       |          |           |            |            |            |            |            |            |            |            |            |            | 675.00     |
|---------------------|-------|----------|-----------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| Name                | Value | 0.000 ns | 50.000 ns | 100.000 ns | 150.000 ns | 200.000 ns | 250.000 ns | 300.000 ns | 350.000 ns | 400.000 ns | 450.000 ns | 500.000 ns | 550.000 ns | 600.000 ns |
| ¹⊌ Clk              | 1     |          |           |            |            |            |            |            |            |            |            |            |            |            |
| > <b>V</b> Sel[2:0] | 0     | 0        | 6         | 2          | 1          | XX         | 3          | 6          | 2          | 7          | 3          | 2          | 3          | 6          |
| > <b>W</b> A[3:0]   | 6     |          |           |            |            |            |            | 6          |            |            |            |            |            |            |
| > <b>W</b> B[3:0]   | 9     |          |           |            |            |            |            | 9          |            |            |            |            |            |            |
| > <b>W</b> C[3:0]   | а     |          |           |            |            |            |            | a          |            |            |            |            |            |            |
| > <b>W</b> D[3:0]   | 5     |          |           |            |            |            |            | 5          |            |            |            |            |            |            |
| > <b>W</b> E[3:0]   | 6     |          |           |            |            |            |            | 6          |            |            |            |            |            |            |
| > <b>W</b> F[3:0]   | d     |          |           |            |            |            |            | d          |            |            |            |            |            |            |
| > <b>W</b> G[3:0]   | e     |          |           |            |            |            |            | e          |            |            |            |            |            |            |
| > <b>W</b> H[3:0]   | f     |          |           |            |            |            |            | f          |            |            |            |            |            |            |
| > <b>W</b> Y[3:0]   | 6     | 6        | e         | a          | 9          | X          | 5          | e          | A a        | f          | 5          | a          | 5          | e          |
|                     |       |          |           |            |            |            |            |            |            |            |            |            |            |            |

• Register Bank



• Program ROM

|                    |       |                |                |                 |                 |                 |                 |                 | 40.001000000 ms |
|--------------------|-------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Name               | Value | 0.000000000 ms | 5.000000000 ms | 10.000000000 ms | 15.000000000 ms | 20.000000000 ms | 25.000000000 ms | 30.000000000 ms | 35.000000000 ms |
| > ₩ Sel[2:0]       | 6     | 6              | 2              | 1               | 3               | 2               | 7               | 3               | 2               |
| > <b>W</b> I[11:0] | c03   | c03            | 90£            | 883             | 390             | 90£             | 800             | 390             | 90£             |
|                    |       |                |                |                 |                 |                 |                 |                 |                 |

• Instruction Decoder

|                   |       |          |   |         |     |         |    |            |          |    |         |     |         |    |            |         |     | 1,000                                        | .000 ns |
|-------------------|-------|----------|---|---------|-----|---------|----|------------|----------|----|---------|-----|---------|----|------------|---------|-----|----------------------------------------------|---------|
| Name              | Value | 0.000 ns |   | 100.000 | ns  | 200.000 | ns | 300.000 ns | 400.000  | ns | 500.000 | ns  | 600.000 | ns | 700.000 ns | 800.000 | ns  | 900.000                                      | ns      |
| ¹⊌ Sel            | 0     |          |   |         |     |         |    |            |          |    |         |     |         |    |            |         |     |                                              |         |
| ¹a Clk            | 0     |          |   |         |     |         |    |            |          |    |         |     |         |    |            |         |     |                                              |         |
| > <b>W</b> A[3:0] | 6     | (        | 5 | ķ .     | 5   | (       | 5  | 3          | <b>(</b> | 6  | X       | 5   | X       | 6  | 3          | X       | 6   | <u>,                                    </u> | 5       |
| > <b>W</b> B[3:0] | 4     | (        | 1 | ,       | £   | ,       | 1  | 3          |          | a  | X :     | £   | *       | 1  | 3          | X       | a   | 1                                            | E       |
| > W Y[3:0]        | f     | 6        | a | 5       | ) f | 6       | 4  | 3          | 6        | a  | 5       | ) f | 6       | 4  | 3          | 6       | A a | 5                                            | f       |
|                   |       |          |   |         |     |         |    |            |          |    |         |     |         |    |            |         |     |                                              |         |

• Seven-Segment Display

| Name Value 0.000 ns 10.000 ns  20.000 ns  30.000 ns  40.000 ns  50.000 ns  60.000 ns  70.000 ns  80.000 ns  90.000 ns  100.000 ns | 110.000 ns |
|-----------------------------------------------------------------------------------------------------------------------------------|------------|
| > ♥ A[3:0] 0 0 1 2 2 3 4 2 5 6 2 7 8 2 9 4 a 2 b 4 c 2 d 4 e 2                                                                    |            |
| > ♥ S_7Seg[60 40                                                                                                                  |            |
|                                                                                                                                   |            |

Micro Processor



### **CONCLUSION**

- In the implementation of the 4 bit Add/Subtract unit, we can use an RCA with the input in two's complement form.
- When the subtract operation is called, invert the input that is to be subtracted and make the carry in signal into the first full adder '1'.
- 3 bit adder is implemented with only one 3 bit input because the purpose of the 3 bit adder is to increment the input by one. So the other input is set to '1'.
- 3 bit program counter has the duty of slowing the input signal and sending it out. In this case the signal is slowed by a factor of 50 million. It waits for 50 million clock cycles before sending the output signal.
- The three different multiplexers had to be clock synchronized, otherwise the output signal won't change during the instruction cycle.
- Unlike the other components without a clock connection like the
  instruction decoder or the adders where the inputs constantly change from
  one instruction to another, mux will have the same inputs until it passes
  through the signals. Hence they have to be clock synchronized.
- The register bank is implemented using d flip flops and R0 is hard coded to zero. The zero signal stored in R0 is used for the jump instructions.
- Program ROM was implemented by hardcoding the set of instructions. The ROM is limited to 8 instructions. The final instruction is kept empty to jump out of the internal loop when the conditions are met.
- A variety of buses had to be used when connecting the individual components to create the nano processor.

- The instruction decoder has two input signals and a lot of output signals. The inputs are the instruction from the ROM and the jump check signal.
- The jump check signal becomes one when the output of the first 8 way 4 bit mux becomes zero.
- This coupled with the instruction calling a jump, would raise the jump flag which is connected to the 2 way 3 bit mux which would then jump to the number specified in the instruction.
- The instruction decoder decides which registers to be selected when add/subtract operations are called.
- Similarly it decides which register to move a particular value to.
- Finally the nano processor component which is the combination of all the other components has two inputs as clock and the reset button.
- The reset button sets the program counter as well as all the registers in the register bank to zero.
- There are two outputs from the add/subtract unit denoting zero output and negative overflow.
- During the addition process in the add/subtract unit if two negative numbers are added which sums to more than negative eight, then the overflow bit becomes '1'.
- There is a output connected to the register R7. Which has a seven segment display also connected to it. 7 segment uses hexa-decimal representation.

## **CONTRIBUTION BY MEMBERS**

#### **210518H** - K.S. RANASINGHE

• 4 -bit Add/Subtract unit, 3-bit Adder, Program Counter, Instruction Decoder.

#### 210170G - W.A.R.T FONSEKA

 All 3 mux components, Assembly code and Program ROM, Register Bank, 7segment display.

Assembling of the components together and creating the nano processor was done by both of us together.

Basys simulation and corrections were also done together.

Formation of this lab report was also a joint work.

No. of hours spent was not measured. Given below is an estimate.

- K.S. RANASINGHE ( 210518H ) = 5-6 hours
- W.A.R.T FONSEKA (210170G) = 5-6 hours